< Terug naar vorige pagina

Publicatie

Modelling of charge trapping/Detrapping induced voltage instability in high-k Gate dielectrics

Tijdschriftbijdrage - Tijdschriftartikel

Investigation of trapping-/detrapping-induced voltage instabilities does demand not only accurate measurements but also a precise methodology for extracting the exact magnitude of the voltage shifts in the hysteresis curves which is indispensable. Particularly, in dc measurements where the induced voltage shifts are small, an excellent accuracy of the analysis method is required. Therefore, in this paper, we develop a new methodology that, with excellent agreement, models the complete measured I d-V g hysteresis curves using least squares support vector machines. Furthermore, we apply this model and formulate an optimization problem resulting in the maximum trap-induced voltage shifts in the entire hysteresis curves. Also, for the first time, we quantify the induced error on these extracted maxima. Finally, we illustrate the applicability of the introduced methodology by profiling the initially present and stress-induced defects in a 1-nm SiO 2 /3-nm HfSiO dielectric stack. © 2011 IEEE.
Tijdschrift: IEEE Transactions on Device and Materials Reliability
ISSN: 1530-4388
Issue: 1
Volume: 12
Pagina's: 152 - 157
Jaar van publicatie:2012
BOF-keylabel:ja
IOF-keylabel:ja
BOF-publication weight:1
CSS-citation score:1
Authors from:Government, Higher Education