< Terug naar vorige pagina

Publicatie

An FPGA based digital Lock-in Amplifier implemented using MFIR Resonators

Boekbijdrage - Boekhoofdstuk Conferentiebijdrage

This paper presents an alternative architecture for a digital lock-in amplifier that uses a linear phase digital low pass resonator built with a Multiplicative Finite Impulse Response (MFIR) filter. The paper compares the performance of the new architecture with traditional implementations that have been described in the literature. It shows that the MFIR resonator has a superior performance due to its very small equivalent noise bandwidth. The system has been implemented and tested on a Xilinx Spartan3A DSP Field Programmable Gate Array (FPGA). The paper also shows that the MFIR filter only uses a small amount of slices which makes it perfectly suited for implementation in state of the art mid-range FPGA's.
Boek: Proceedings of the International Conference on Signal Processing, Pattern Recognition and Applications (SPPRA 2012)
Pagina's: 92 - 99
ISBN:978-0-88986-936-3
Jaar van publicatie:2012