< Back to previous page

Publication

Design Exploration and Performance Strategies Towards Power-Efficient FPGA-based Architectures for Sound Source Localization

Journal Contribution - Journal Article

Many applications rely on MEMS microphone arrays for locating sound sources prior to their execution. Those applications not only are executed under real-time constraints but also are often embedded on low-power devices. These environments become challenging when increasing the number of microphones or requiring dynamic responses. Field-Programmable Gate Arrays (FPGAs) are usually chosen due to their flexibility and computational power. This work intends to guide the design of reconfigurable acoustic beamforming architectures, which are not only able to accurately determine the sound Direction-Of-Arrival (DoA) but also capable to satisfy the most demanding applications in terms of power efficiency. Design considerations of the required operations performing the sound location are discussed and analysed in order to facilitate the elaboration of reconfigurable acoustic beamforming architectures. Performance strategies are proposed and evaluated based on the characteristics of the presented architecture. This power-efficient architecture is compared to a different architecture prioritizing performance in order to reveal the unavoidable design trade-offs.

Journal: Journal of Sensors
ISSN: 1687-725X
Volume: 2019
Pages: 1-27
Publication year:2019
Keywords:Design Exploration, Low Power, FPGA, Reconfigurable Architectures, Delay and Sum Beamforming, Microphone Arrays, Sound Source Localization, PDM MEMS microphones
  • WoS Id: 000488466800002
  • Scopus Id: 85072949765
  • DOI: https://doi.org/10.1155/2019/5761235
  • ORCID: /0000-0002-6071-0026/work/61681002
  • ORCID: /0000-0002-4877-9688/work/71095750
  • ORCID: /0000-0001-8891-180X/work/79832772
  • ORCID: /0000-0002-9965-915X/work/82863902
CSS-citation score:1
Accessibility:Open