< Back to previous page

Publication

StaticRoute: a novel router for the dynamic partial reconfiguration of FPGAs

Book Contribution - Book Chapter Conference Contribution

Using Dynamic Partial Reconfiguration (DPR) of FPGAs, several circuits can be time-multiplexed on the same chip region, saving considerable area. However, the long reconfiguration time when switching between circuits remains a large problem with DPR. In this paper we show it is possible to significantly reduce reconfiguration time when the number of circuits is limited. We tackle the problem by reducing the time needed to reconfigure the FPGA's routing. We divide the configuration memory of the FPGA's routing in a static and a dynamic portion. A novel router, called StaticRoute, is presented that is able to route the nets of the different circuits in such a way that the static portion is shared and only the dynamic portion needs to be reconfigured. The static portion of the configuration memory does not need to be rewritten during run-time. In the experiments we show it is possible to reach a 2× speed-up of the reconfiguration process, while the increase in wire length per circuit is limited.
Book: International Conference on Field Programmable and Logic Applications
Number of pages: 1
ISBN:9781479900046
Publication year:2013
BOF-keylabel:yes
IOF-keylabel:yes
Accessibility:Open